SonicJobs Logo
Login
Left arrow iconBack to search

Senior IP Design Engineer

DCV Technologies
Posted 2 days ago, valid for 19 days
Location

Belfast, County Antrim BT1 5GA, Northern Ireland

Salary

£35 - £60 per hour

Contract type

Full Time

By applying, a CV-Library account will be created for you. CV-Library's Terms & Conditions and Privacy Policy will apply.

SonicJobs' Terms & Conditions and Privacy Policy also apply.

Sonic Summary

info
  • We are seeking a Senior IP Design Engineer for a remote contract position in the UK, focusing on next-generation FPGA and Adaptive SoC solutions.
  • Candidates should have significant experience in SystemVerilog RTL design, particularly for high-performance digital IP, with a strong emphasis on high-speed interfaces like 100Gb Ethernet and PCIe Gen5.
  • The role involves end-to-end design flow responsibilities, including RTL architecture, timing closure, and optimization using tools such as Vivado and Vitis.
  • Applicants should have a minimum of 5 years of relevant experience and be proficient in Python, Tcl, Git, and CI/CD workflows.
  • This 6-month contract offers a competitive market rate, with an immediate start available.

Senior IP Design Engineer – Contract – Remote (UK)

We are recruiting an experienced Senior IP Design Engineer to join a leading technology programme delivering next-generation FPGA and Adaptive SoC solutions. This is a remote UK contract offering the opportunity to work on high-performance digital IP for cutting-edge systems.

As a Senior IP Design Engineer, you will design and implement SystemVerilog RTL, developing synthesis-ready IP targeting FPGA / Adaptive SoC platforms. You will own end-to-end design flow including RTL architecture, integration, timing closure, place-and-route (P&R), constraints and optimisation. The role focuses on high-speed digital interfaces such as 100Gb Ethernet, PCIe Gen5, AXI/AMBA, and requires strong expertise in Vivado, Vitis, Python, Tcl, Git and CI/CD workflows.

Key Responsibilities

  • Design high-performance IP using SystemVerilog RTL for FPGA/Adaptive SoC
  • Deliver synthesis-ready RTL meeting timing, P&R and integration requirements
  • Implement and optimise 100GbE, PCIe Gen5, AXI/AMBA IP blocks
  • Drive timing closure using Vivado toolchains
  • Develop automation using Python/Tcl scripting
  • Collaborate with hardware, SoC, firmware and integration teams

Essential Skills

  • Strong SystemVerilog RTL design experience
  • FPGA/Adaptive SoC design flow: synthesis, P&R, timing closure
  • High-speed digital interfaces: 100GbE / PCIe Gen5 / AXI
  • Vivado / Vitis toolchain expertise
  • Python/Tcl, Git, CI/CD experience

Details

  • Contract: 6 months + extension
  • Location: Remote (UK)
  • Start: ASAP
  • Rate: Market rate

If you are a Senior IP Design Engineer with strong FPGA RTL, high-speed interface IP and Xilinx toolchain experience, please apply with your CV for immediate consideration.

Apply now in a few quick clicks

By applying, a CV-Library account will be created for you. CV-Library's Terms & Conditions and Privacy Policy will apply.

SonicJobs' Terms & Conditions and Privacy Policy also apply.