Description
In this job you will be responsible for specifying and/or micro-architecting digital blocks in sophisticated mixed-signal circuits. You will be responsible for RTL coding of blocks specified by you or others. You will also participate in the design verification and bring-up of such blocks by writing meaningful assertions, debugging code, and otherwise interacting with the design verification team. You will contribute to the lab bring-up of those circuits by potentially writing test scripts, analyzing lab data, proposing experiments, etc.
Minimum Qualifications
Bachelors of Science in Electrical Engineering.
Preferred Qualifications
Proven knowledge of RTL design, Verilog and SystemVerilog Deep knowledge of front-end tools (Verilog simulators, linters, CDC, RDC, LEQ, UPF) Low power design methodologies and techniques to reduce dynamic and static IC power ECO design flows and methodologies Proven understanding of mixed signal concepts and experience with analog circuit behavioral modeling Proven knowledge of synthesis, static timing and DFT Proven knowledge of SystemVerilog assertions, checkers, and other design verification techniques Knowledge of scripting languages (i.e. Perl, JSON and Python) Using GenAI tools (e.g., large language models, AI-assisted code generation) to design, validate, and optimize SystemVerilog RTL code Digital signal processing fundamentals including signal processing concepts Strong communication and presentation skills
Learn more about this Employer on their Career Site
